Datasheet

AD9514
Rev. 0 | Page 8 of 28
Parameter Min Typ Max Unit Test Conditions/Comments
CLK = 78.6432 MHz, OUT = 78.6432 MHz
Divide = 1
@ 10 Hz Offset −122 dBc/Hz
@ 100 Hz Offset −132 dBc/Hz
@ 1 kHz Offset −140 dBc/Hz
@ 10 kHz Offset −150 dBc/Hz
@ 100 kHz Offset −155 dBc/Hz
@ 1 MHz Offset −158 dBc/Hz
>10 MHz Offset −160 dBc/Hz
CLK = 78.6432 MHz, OUT = 39.3216 MHz
Divide = 2
@ 10 Hz Offset −128 dBc/Hz
@ 100 Hz Offset −136 dBc/Hz
@ 1 kHz Offset −146 dBc/Hz
@ 10 kHz Offset −155 dBc/Hz
@ 100 kHz Offset −161 dBc/Hz
>1 MHz Offset −162 dBc/Hz
CLOCK OUTPUT ADDITIVE TIME JITTER
Table 5.
Parameter Min Typ Max Unit Test Conditions/Comments
LVPECL OUTPUT ADDITIVE TIME JITTER
CLK = 622.08 MHz 40 fs rms BW = 12 kHz − 20 MHz
LVPECL (OUT0 and OUT1) = 622.08 MHz OUT2 off
Divide = 1
CLK = 622.08 MHz 55 fs rms BW = 12 kHz − 20 MHz
LVPECL (OUT0 and OUT1) = 155.52 MHz OUT2 off
Divide = 4
CLK = 400 MHz 215 fs rms Calculated from SNR of ADC method;
LVPECL (OUT0 and OUT1) = 100 MHz OUT2 off
Divide = 4
CLK = 400 MHz 215 fs rms Calculated from SNR of ADC method;
LVPECL (OUT0, OUT1) = 100 MHz Other LVPECL and OUT2 LVDS at same frequency
Divide = 4
CLK = 400 MHz 225 fs rms Calculated from SNR of ADC method;
LVPECL (OUT0 or OUT1) = 100 MHz
Divide = 4
Other LVPECL = 50 MHz Interferer
LVDS (OUT2) = 50 MHz Interferer
CLK = 400 MHz 230 fs rms Calculated from SNR of ADC method;
LVPECL (OUT0 or OUT1) = 100 MHz
Divide = 4
Other LVPECL = 50 MHz Interferer
CMOS (OUT2) = 50 MHz Interferer
LVDS OUTPUT ADDITIVE TIME JITTER Delay off
CLK = 400 MHz 300 fs rms Calculated from SNR of ADC method;
LVDS (OUT2) = 100 MHz OUT0 at same frequency; OUT1 off
Divide = 4