Datasheet

AD7940
Rev. A | Page 5 of 20
TIMING SPECIFICATIONS
Sample tested at initial release to ensure compliance. All input signals are specified with tr = tf = 5 ns (10% to 90% of V
DD
) and timed from
a voltage level of 1.6 V.
V
DD
= 2.50 V to 5.5 V; T
A
= T
MIN
to T
MAX
, unless otherwise noted.
Table 3.
Limit at T
MIN
, T
MAX
Parameter 3 V 5 V Unit Description
f
SCLK
1
250 250 kHz min
2.5 2.5 MHz max
t
CONVERT
16 × t
SCLK
16 × t
SCLK
min
t
QUIET
50 50 ns min Minimum quiet time required between bus relinquish and start of
next conversion
t
1
10 10 ns min
Minimum
CS
pulse width
t
2
10 10 ns min
CS
to SCLK setup time
t
3
2
48 35 ns max
Delay from
CS
until SDATA three-state disabled
t
4
2
120 80 ns max Data access time after SCLK falling edge
t
5
0.4 t
SCLK
0.4 t
SCLK
ns min SCLK low pulse width
t
6
0.4 t
SCLK
0.4 t
SCLK
ns min SCLK high pulse width
t
7
10 10 ns min SCLK to data valid hold time
t
8
3
45 35 ns max SCLK falling edge to SDATA high impedance
t
POWER-UP
4
1 1 µs typ Power up time from full power-down
1
Mark/space ratio for the SCLK input is 40/60 to 60/40.
2
Measured with the load circuit of Figure 2 and defined as the time required for the output to cross 0.8 V or 2.0 V.
3
t
8
is derived form the measured time taken by the data outputs to change 0.5 V when loaded with the circuit of Figure 2. The measured number is then extrapolated
back to remove the effects of charging or discharging the 50 pF capacitor. This means that the time, t
8
, quoted in the timing characteristics is the true bus relinquish
time of the part and is independent of the bus loading.
4
See the Power vs. Throughput Rate section.
03305-0-002
200µA I
OL
200µA I
OH
1.6V
TO OUTPUT
PIN
C
L
50pF
Figure 2. Load Circuit for Digital Output Timing Specification