Datasheet

Parameter A Version
1
B Version
1
Units Test Conditions/Comments
LOGIC OUTPUTS
Output High Voltage, V
OH
I
SOURCE
= 200 µA
4 4 V min AV
DD
= DV
DD
= 4.5 V to 5.5 V
2.4 2.4 V min AV
DD
= DV
DD
= 3.0 V to 3.6 V
Output Low Voltage, V
OL
0.4 0.4 V max I
SINK
= 0.8 mA
Floating-State Leakage Current ±10 ±10 µA max
Floating-State Output Capacitance
4
10 10 pF max
Output Coding Straight (Natural) Binary Unipolar Input Range
Twos Complement Bipolar Input Range
CONVERSION RATE
Conversion Time 4.6 (18) 4.6 (18) µs max (L Versions Only, –40°C to +85°C, 1 MHz CLKIN)
(10) µs max (L Versions Only, 0°C to +70°C, 1.8 MHz CLKIN)
Track/Hold Acquisition Time 0.4 (1) 0.4 (1) µs min (L Versions Only)
POWER REQUIREMENTS
AV
DD,
DV
DD
+3.0/+5.5 +3.0/+5.5 V min/max
I
DD
Normal Mode
5
6 (1.9) 6 (1.9) mA max AV
DD
= DV
DD
= 4.5 V to 5.5 V. Typically 4.5 mA (1.5);
5.5 (1.9) 5.5 (1.9) mA max AV
DD
= DV
DD
= 3.0 V to 3.6 V. Typically 4.0 mA (1.5 mA)
Sleep Mode
6
With External Clock On 10 10 µA typ Full Power-Down. Power Management Bits in Control Register
Set as PMGT1 = 1, PMGT0 = 0
400 400 µA typ Partial Power-Down. Power Management Bits in Control
Register Set as PMGT1 = 1, PMGT0 = 1
With External Clock Off 5 5 µA max Typically 1 µA. Full-Power Down. Power Management Bits in
Control Register Set as PMGT1 = 1, PMGT0 = 0
200 200 µA typ Partial Power-Down. Power Management Bits in Control
Register Set as PMGT1 = 1, PMGT0 = 1
Normal Mode Power Dissipation 33 (10.5) 33 (10.5) mW max V
DD
= 5.5 V: Typically 25 mW (8); SLEEP = V
DD
20 (6.85) 20 (6.85) mW max V
DD
= 3.6 V: Typically 15 mW (5.4); SLEEP = V
DD
Sleep Mode Power Dissipation
With External Clock On 55 55 µW typ V
DD
= 5.5 V; SLEEP = 0 V
36 36 µW typ V
DD
= 3.6 V; SLEEP = 0 V
With External Clock Off 27.5 27.5 µW max V
DD
= 5.5 V: Typically 5.5 µW; SLEEP = 0 V
18 18 µW max V
DD
= 3.6 V: Typically 3.6 µW; SLEEP = 0 V
SYSTEM CALIBRATION
Offset Calibration Span
7
+0.05 × V
REF
/–0.05 × V
REF
V max/min Allowable Offset Voltage Span for Calibration
Gain Calibration Span
7
+1.025 × V
REF
/–0.975 × V
REF
V max/min Allowable Full-Scale Voltage Span for Calibration
NOTES
1
Temperature ranges as follows: A, B Versions, –40°C to +85°C. For L Versions, A and B Versions f
CLKIN
= 1 MHz over –40°C to +85°C temperature range,
B Version f
CLKIN
= 1.8 MHz over 0°C to +70°C temperature range.
2
Specifications apply after calibration.
3
SNR calculation includes distortion and noise components.
4
Sample tested @ +25°C to ensure compliance.
5
All digital inputs @ DGND except for CONVST, SLEEP, CAL, and SYNC @ DV
DD
. No load on the digital outputs. Analog inputs @ AGND.
6
CLKIN @ DGND when external clock off. All digital inputs @ DGND except for CONVST, SLEEP, CAL, and SYNC @ DV
DD
. No load on the digital outputs.
Analog inputs @ AGND.
7
The offset and gain calibration spans are defined as the range of offset and gain errors that the AD7853/AD7853L can calibrate. Note also that these are voltage spans
and are not absolute voltages (i.e., the allowable system offset voltage presented at AIN(+) for the system offset error to be adjusted out will be AIN(–) ±0.05 × V
REF
,
and the allowable system full-scale voltage applied between AIN(+) and AIN(–) for the system full-scale voltage error to be adjusted out will be V
REF
± 0.025 × V
REF
).
This is explained in more detail in the calibration section of the data sheet.
Specifications subject to change without notice.
AD7853/AD7853L
REV. B
–3–