Datasheet
AD7690
Rev. B | Page 21 of 24
CHAIN MODE WITHOUT BUSY INDICATOR
This mode can be used to daisy-chain multiple AD7690s on
a 3-wire serial interface. This feature is useful for reducing
component count and wiring connections, for example, in
isolated multiconverter applications or for systems with a
limited interfacing capacity. Data readback is analogous to
clocking a shift register.
A connection diagram example using two AD7690s is shown in
Figure 42, and the corresponding timing is given in Figure 43.
When SDI and CNV are low, SDO is driven low. With SCK low,
a rising edge on CNV initiates a conversion, selects the chain
mode, and disables the busy indicator. In this mode, CNV is
held high during the conversion phase and the subsequent data
readback. When the conversion is complete, the MSB is output
onto SDO and the AD7690 enters the acquisition phase and
powers down. The remaining data bits stored in the internal
shift register are clocked by subsequent SCK falling edges. For
each ADC, SDI feeds the input of the internal shift register and
is clocked by the SCK falling edge. Each ADC in the chain
outputs its data MSB first, and 18 × N clocks are required to
read back the N ADCs. The data is valid on both SCK edges.
Although the rising edge can be used to capture the data, a
digital host using the SCK falling edge allows a faster reading
rate and consequently more AD7690s in the chain, provided the
digital host has an acceptable hold time. The maximum conversion
rate may be reduced due to the total readback time.
CLK
CONVERT
DATA IN
DIGITAL HOST
CNV
SCK
SDOSDI
CNV
SCK
SDOSDI
AD7690
B
AD7690
A
05792-019
Figure 42. Chain Mode Without Busy Indicator Connection Diagram
SDO
A
= SDI
B
D
A
17 D
A
16 D
A
15
SCK
123 343536
t
SSDISCK
t
HSDISCK
t
EN
CONVERSIONACQUISITION
t
CONV
t
CYC
t
ACQ
ACQUISITION
CNV
D
A
1
16 17
t
SCK
t
SCKL
t
SCKH
D
A
0
19 2018
SDI
A
= 0
SDO
B
D
B
17 D
B
16 D
B
15 D
A
1D
B
1D
B
0D
A
17 D
A
16
t
HSDO
t
DSDO
t
SSCKCNV
t
HSCKCNV
D
A
0
05792-020
Figure 43. Chain Mode Without Busy Indicator Serial Interface Timing