Datasheet

Data Sheet AD7322
Rev. B | Page 27 of 36
MODES OF OPERATION
The AD7322 has several modes of operation that are designed
to provide flexible power management options. These options
can be chosen to optimize the power dissipation/throughput
rate ratio for different application requirements. The mode of
operation of the AD7322 is controlled by the power manage-
ment bits, Bit PM1 and Bit PM0, in the control register as shown
in Table 11. The default mode is normal mode, in which all
internal circuitry is fully powered up.
NORMAL MODE (PM1 = PM0 = 0)
This mode is intended for the fastest throughput rate perfor-
mance, with the AD7322 being fully powered up at all times.
Figure 45 shows the general operation of the AD7322 in
normal mode.
The conversion is initiated on the falling edge of
CS
, and the
track-and-hold enters hold mode as described in the Serial
Interface section. Data on the DIN line during the 16 SCLK
transfer is loaded into one of the on-chip registers if the write
bit is set. The register is selected by programming the register
select bits (see Figure 45).
1 16
2 L
EADI
NG Z
ERO
S, CHANNE
L I.D
. BI
T, SIGN BIT
+ CO
NVERS
ION R
ESUL
T
DAT
A IN
TO CONTROL/RANG
E
RE
GIST
ER
SC
LK
CS
DOU
T
D
IN
04863-035
Figure 45. Normal Mode
The AD7322 remains fully powered up at the end of the
conversion if both PM1 and PM0 contain 0 in the control
register.
To complete the conversion and access the conversion result,
16 serial clock cycles are required. At the end of the conversion,
CS
can idle either high or low until the next conversion.
When the data transfer is complete, another conversion can be
initiated after the quiet time, t
QUIET
, has elapsed.
FULL SHUTDOWN MODE (PM1 = PM0 = 1)
In this mode, all internal circuitry on the AD7322 is powered
down. The part retains information in the registers during full
shutdown. The AD7322 remains in full shutdown mode until
the power management bits, Bit PM1 and Bit PM0, in the
control register are changed.
A write to the control register with PM1 = 1 and PM0 = 1 places
the part into full shutdown mode. The AD7322 enters full shut-
down mode on the 15
th
SCLK rising edge when the control register
is updated.
If a write to the control register occurs while the part is in full
shutdown mode with the power management bits, Bit PM1 and
Bit PM0, set to 0 (normal mode), the part begins to power up
on the 15
th
SCLK rising edge when the control register is updated.
Figure 46 shows how the AD7322 is configured to exit full
shutdown mode. To ensure the AD7322 is fully powered up,
t
POWER-UP
for full shutdown mode should elapse before the next
CS
falling edge.
CS
1 16 1 16
SCLK
SDATA
DIN
INVALID DATA CHANNEL IDENTIFIER BITS + CONVERSION RESULT
DATA INTO CONTROL REGISTER DATA INTO CONTROL REGISTER
t
POWER-UP
THE PART IS FULLY POWERED UP
ONCE
t
POWER-UP
HAS ELAPSED
CONTROL REGISTER IS LOADED ON THE FIRST 15 CLOCKS,
PM1 = 0, PM0 = 0
TO KEEP THE PART IN NORMAL MODE, LOAD PM1 = PM0 = 0
IN CONTROL REGISTER
PART IS IN FULL
SHUTDOWN
PART BEGINS TO POWER UP ON THE 15TH
SCLK RISING EDGE AS PM1 = PM0 = 0
04863-041
Figure 46. Exiting Full Shutdown Mode