Datasheet
Table Of Contents
- Features
- Applications
- Functional Block Diagram
- General Description
- Product Highlights
- Table of Contents
- Specifications
- Absolute Maximum Ratings
- Pin Configurations and Function Descriptions
- Typical Performance Characteristics
- Terminology
- Theory of Operation
- Digital-to-Analog Converters
- Transfer Function
- DAC Architecture
- Serial Interface
- Standalone Operation
- Write and Update Commands
- Daisy-Chain Operation
- Readback Operation
- Power-Down Operation
- Load DAC (Hardware /LDAC Pin)
- Mask Register
- Hardware Reset (/RESET)
- Reset Select Pin (RSTSEL)
- Internal Reference Setup
- Solder Heat Reflow
- Long-Term Temperature Drift
- Thermal Hysteresis
- Applications Information
- Outline Dimensions

Data Sheet AD5689R/AD5687R
Rev. 0 | Page 7 of 28
DAISY-CHAIN AND READBACK TIMING CHARACTERISTICS
All input signals are specified with t
R
= t
F
= 1 ns/V (10% to 90% of V
DD
) and timed from a voltage level of (V
IL
+ V
IH
)/2. See Figure 4
and Figure 5. V
DD
= 2.7 V to 5.5 V, 1.8 V ≤ V
LOGIC
≤ 5.5 V; V
REF
= 2.5 V. All specifications T
MIN
to T
MAX
, unless otherwise noted. V
DD
=
2.7 V to 5.5 V.
Table 5.
1.8 V ≤ V
LOGIC
< 2.7 V 2.7 V ≤ V
LOGIC
≤ 5.5 V
Parameter
1
Min Max Min Max Unit Description
t
1
66 40 ns SCLK cycle time
t
2
33
20
ns
SCLK high time
t
3
33 20 ns SCLK low time
t
4
33 20 ns
SYNC
to SCLK falling edge
t
5
5 5 ns Data setup time
t
6
5 5 ns Data hold time
t
7
15 10 ns SCLK falling edge to
SYNC
rising edge
t
8
60 30 ns Minimum
SYNC
high time
t
9
60 30 ns Minimum
SYNC
high time
t
10
36 25 ns SDO data valid from SCLK rising edge
t
11
5
15 10 ns SCLK falling edge to
SYNC
rising edge
t
12
5
15 10 ns
SYNC
rising edge to SCLK rising edge
1
Maximum SCLK frequency is 25 MHz or 15 MHz at V
DD
= 2.7 V to 5.5 V, 1.8 V ≤ V
LOGIC
≤ V
DD
. Guaranteed by design and characterization; not production tested.
Circuit and Timing Diagrams
Figure 3. Load Circuit for Digital Output (SDO) Timing Specifications
Figure 4. Daisy-Chain Timing Diagram
200µA I
OL
200µA I
OH
V
OH
(MIN)
TO OUTPUT
PIN
C
L
20pF
11256-004
t
4
t
5
t
6
t
8
SDO
SDIN
SYNC
SCLK
4824
DB23 DB0 DB23 DB0
DB23
INPUT WORD FOR DAC NUNDEFINED
INPUT WORD FOR DAC N + 1INPUT WORD FOR DAC N
DB0
t
11
t
12
t
10
11256-005