Datasheet
AD5625R/AD5645R/AD5665R, AD5625/AD5665 Data Sheet
Rev. C | Page 12 of 36
Figure 8. Pin Configuration (12-Ball WLCSP)
Table 8. Pin Function Descriptions
Pin No. Mnemonic Description
A1 V
REFIN
/V
REFOUT
The AD5665R has a common pin for reference input and reference output. When using the internal reference,
this is the reference output pin. When using an external reference, this is the reference input pin. The default
for this pin is as a reference input.
A2, B2, C2 GND Ground Reference Point for All Circuitry on the Part.
A3 V
OUT
A Analog Output Voltage from DAC A. The output amplifier has rail-to-rail operation.
B1 V
DD
Power Supply Input. The AD5665R can be operated from 2.7 V to 5.5 V, and the supply should be decoupled
with a 10 μF capacitor in parallel with a 0.1 μF capacitor to GND.
B3 V
OUT
B Analog Output Voltage from DAC B. The output amplifier has rail-to-rail operation.
C1 SDA Serial Data Line. This is used in conjunction with the SCL line to clock data into or out of the 16-bit input
register. It is a bidirectional, open-drain data line that should be pulled to the supply with an external pull-up
resistor.
C3 V
OUT
C Analog Output Voltage from DAC C. The output amplifier has rail-to-rail operation.
D1 SCL Serial Clock Line. This is used in conjunction with the SDA line to clock data into or out of the 16-bit input
register.
D2 ADDR Three-State Address Input. Sets the two least significant bits (Bit A1, Bit A0) of the 7-bit slave address
(see Table 9).
D3 V
OUT
D Analog Output Voltage from DAC D. The output amplifier has rail-to-rail operation.
TOP VIEW
(BALL SIDE DOWN)
Not to Scale
GND
V
OUT
A
VDD
GND
V
OUT
B
SDA GND V
OUT
C
SCL ADDR V
OUT
D
1
A
B
C
D
2 3
BALL A1
INDICATOR
06341-108
V
REFIN
/
V
REFOUT