Datasheet

Data Sheet AD5412/AD5422
Rev. I | Page 9 of 44
TIMING CHARACTERISTICS
AV
DD
= 10.8 V to 26.4 V, AV
SS
= −26.4 V to −3 V/0 V, AV
DD
+ |AV
SS
| < 52.8V, GND = 0 V, REFIN = +5 V external; DV
CC
= 2.7 V to 5.5 V.
V
OUT
: R
LOAD
= 1 kΩ, C
L
= 200 pF, I
OUT
: R
LOAD
= 300 Ω; all specifications T
MIN
to T
MAX
, unless otherwise noted.
Table 4.
Parameter
1, 2, 3
Limit at T
MIN
, T
MAX
Unit Description
WRITE MODE
t
1
33 ns min SCLK cycle time
t
2
13 ns min SCLK low time
t
3
13 ns min SCLK high time
t
4
13
ns min
LATCH delay time
t
5
40 ns min LATCH high time
t
5
5 µs min LATCH high time (after a write to the control register)
t
6
5 ns min Data setup time
t
7
5 ns min Data hold time
t
8
40 ns min LATCH low time
t
9
20
ns min
CLEAR pulse width
t
10
5 µs max CLEAR activation time
READBACK MODE
t
11
90 ns min SCLK cycle time
t
12
40 ns min SCLK low time
t
13
40 ns min SCLK high time
t
14
13 ns min LATCH delay time
t
15
40 ns min LATCH high time
t
16
5
ns min
Data setup time
t
17
5 ns min Data hold time
t
18
40 ns min LATCH low time
t
19
35 ns max Serial output delay time (C
L SDO
4
= 15 pF)
t
20
35 ns max LATCH rising edge to SDO tristate (C
L SDO
4
= 15 pF)
DAISY-CHAIN MODE
t
21
90 ns min SCLK cycle time
t
22
40 ns min SCLK low time
t
23
40 ns min SCLK high time
t
24
13 ns min LATCH delay time
t
25
40 ns min LATCH high time
t
26
5 ns min Data setup time
t
27
5 ns min Data hold time
t
28
40 ns min LATCH low time
t
29
35
ns max
Serial output delay time (C
L SDO
4
= 15 pF)
1
Guaranteed by characterization; not production tested.
2
All input signals are specified with t
R
= t
F
= 5 ns (10% to 90% of DV
CC
) and timed from a voltage level of 1.2 V.
3
See Figure 2, Figure 3, and Figure 4.
4
C
L SDO
= capacitive load on SDO output.