Datasheet

AD5306/AD5316/AD5326
Rev. F | Page 6 of 24
TIMING CHARACTERISTICS
1
V
DD
= 2.5 V to 5.5 V; all specifications T
MIN
to T
MAX
, unless otherwise noted.
Table 3.
Parameter
2
A, B Versions
Limit at T
MIN
, T
MAX
Unit Conditions/Comments
t
1
2.5 μs min SCL cycle time
t
2
0.6 μs min t
HIGH
, SCL high time
t
3
1.3 μs min t
LOW
, SCL low time
t
4
0.6 μs min t
HD,STA
, start/repeated start condition hold time
t
5
100 ns min t
SU,DAT
, data setup time
t
6
3
0.9 μs max t
HD,DAT
, data hold time
0 μs min
t
7
0.6 μs min t
SU,STA
, setup time for repeated start
t
8
0.6 μs min t
SU,STO
, stop condition setup time
t
9
1.3 μs min t
BUF
, bus free time between a stop and a start condition
t
10
300 ns max t
R
, rise time of SCL and SDA when receiving
0 ns min t
R
, rise time of SCL and SDA when receiving (CMOS compatible)
t
11
250 ns max t
F
, fall time of SDA when transmitting
0 ns min t
F
, fall time of SDA when receiving (CMOS compatible)
300 ns max t
F
, fall time of SCL and SDA when receiving
20 + 0.1C
B
4
ns min t
F
, fall time of SCL and SDA when transmitting
t
12
20 ns min
LDAC pulse width
t
13
400 ns min
SCL rising edge to
LDAC rising edge
C
B
4
400 pF max Capacitive load for each bus line
1
See Figure 2.
2
Guaranteed by design and characterization; not production tested.
3
A master device must provide a hold time of at least 300 ns for the SDA signal (referred to the V
IH
min of the SCL signal) to bridge the undefined region of SCL’s
falling edge.
4
C
B
is the total capacitance of one bus line in pF. t
R
and t
F
measured between 0.3 V
DD
and 0.7 V
DD
.
SCL
SD
A
t
1
t
3
LDAC
1
LDAC
2
START
CONDITION
REPEATED START
CONDITION
STOP
CONDITION
NOTES
1
ASYNCHRONOUS LDAC UPDATE MODE.
2
SYNCHRONOUS LDAC UPDATE MODE.
t
4
t
6
t
5
t
7
t
8
t
2
t
13
t
4
t
11
t
10
t
12
t
12
t
9
02066-002
Figure 2. 2-Wire Serial Interface Timing Diagram