Specifications
Figure 5-31: High-Speed Differential I/O Locations in Cyclone V SE A2, A4, A5, and A6 Devices
FPGA Fabric
(Logic Elements, DSP,
Embedded Memory,
Clock Networks)
General Purpose I/O and High-Speed
LVDS I/O with SERDES
Fractional PLL
HPS I/O
HPS Core
Figure 5-32: High-Speed Differential I/O Locations in Cyclone V SX C2, C4, C5, and C6 Devices, and Cyclone V
ST D5 and D6 Devices
Transceiver Block
Fractional PLL
HPS I/O
HPS Core
General Purpose I/O and High-Speed
LVDS I/O with SERDES
FPGA Fabric
(Logic Elements, DSP,
Embedded Memory,
Clock Networks)
Related Information
• PLLs and Clocking on page 5-12
I/O design guidelines related to PLLs and clocking.
• Guideline: Use PLLs in Integer PLL Mode for LVDS on page 5-12
LVDS SERDES Circuitry
The following figure shows a transmitter and receiver block diagram for the LVDS SERDES circuitry with
the interface signals of the transmitter and receiver data paths.
Altera Corporation
I/O Features in Cyclone V Devices
Send Feedback
5-53
LVDS SERDES Circuitry
CV-52005
2013.06.21