Datasheet

Table Of Contents
Figure 113: Synchronous ODT (BC4)
T0 T1 T2 T3 T4 T5 T6 T7 T8 T9
t
AOF (MAX)
t
AOF (MIN)
t
AON (MAX)
t
AOF (MAX)
T10 T11 T12 T13 T14 T15 T17T16
CK
CK#
R
TT
CKE
NOP WRS4NOP NOP NOP NOP NOPNOP NOP NOP NOP NOP NOP NOP NOP NOP NOP NOPCommand
Don’t CareTransitioning
t
AON (MIN)
R
TT,nom
ODTLoff = WL - 2
ODTH4 (MIN)
ODTH4
ODTLoff = WL - 2
ODTLon = WL - 2
t
AON (MIN)
t
AON (MAX)
ODTH4
ODTLon = WL - 2
t
AOF (MIN)
ODT
R
TT,nom
Notes:
1. WL = 7. R
TT,nom
is enabled. R
TT(WR)
is disabled.
2. ODT must be held HIGH for at least ODTH4 after assertion (T1).
3. ODT must be kept HIGH ODTH4 (BC4) or ODTH8 (BL8) after the WRITE command (T7).
4. ODTH is measured from ODT first registered HIGH to ODT first registered LOW or from the registration of the
WRITE command with ODT HIGH to ODT registered LOW.
5. Although ODTH4 is satisfied from ODT registered HIGH at T6, ODT must not go LOW before T11 as ODTH4 must
also be satisfied from the registration of the WRITE command at T7.
8Gb: x4, x8, x16 DDR3L SDRAM
Synchronous ODT Mode
197
Rev.2.0 June 2016
© 2015 Alliance Memory, Inc. All rights reserved.
Alliance Memory Inc. reserves the right to change products or specification without notice
Alliance Memory Inc. 511 Taylor Way, San Carlos, CA 94070
TEL: (650) 610-6800 FAX: (650) 620-9211