Specifications

State Analysis
Maximum State Speed* 100 MHz (1660A through 1664A)
50 MHz (1664A)
Channel Count
[1]
1660A 136/68
1661A 102/51
1662A 68/34
1663A 34/17
1664A 34/17
Memory Depth per Channel
[1]
4096/8192
State Clocks Six clocks are available and can be used by either one or
two state analyzers at any time. Clock edges can be ORed together and
operate in single phase, two phase demultiplexing, or two phase mixed
mode. Clock edge is selectable as positive, negative, or both edges for
each clock.
State Clock Qualifier The high or low of up to 4 of the 6 clocks can be
ANDed or ORed with the clock specification.
Setup/Hold*
[2]
one clock 3.5/0 ns to 0/3.5 ns
one edge (in 0.5 ns increments)
one clock 4.0/0 ns to 0/4.0 ns
both edges (in 0.5 ns increments)
multi clock 4.5/0 ns to 0/4.5 ns
multi edge (in 0.5 ns increments)
Minimum State Clock Pulse Width*
[2]
3.5 ns
Minimum Master to Master Clock Time*
[2]
10.0 ns (1660A through 1663A)
20.0 ns (1664A)
Minimum Slave to Slave Clock Time
[2]
10.0 ns (1660A through 1663A)
20.0 ns (1664A)
Specifications and Characteristics
Specifications and Characteristics
19–5